source: 3DVCSoftware/branches/HTM-10.2-dev0/source/Lib/TLibCommon/TypeDef.h @ 939

Last change on this file since 939 was 939, checked in by tech, 10 years ago

Merged 10.2-dev3-HiSilicon@928.

  • Property svn:eol-style set to native
File size: 41.5 KB
Line 
1/* The copyright in this software is being made available under the BSD
2 * License, included below. This software may be subject to other third party
3 * and contributor rights, including patent rights, and no such rights are
4 * granted under this license. 
5 *
6* Copyright (c) 2010-2014, ITU/ISO/IEC
7 * All rights reserved.
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions are met:
11 *
12 *  * Redistributions of source code must retain the above copyright notice,
13 *    this list of conditions and the following disclaimer.
14 *  * Redistributions in binary form must reproduce the above copyright notice,
15 *    this list of conditions and the following disclaimer in the documentation
16 *    and/or other materials provided with the distribution.
17 *  * Neither the name of the ITU/ISO/IEC nor the names of its contributors may
18 *    be used to endorse or promote products derived from this software without
19 *    specific prior written permission.
20 *
21 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
22 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS
25 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
31 * THE POSSIBILITY OF SUCH DAMAGE.
32 */
33
34/** \file     TypeDef.h
35    \brief    Define basic types, new types and enumerations
36*/
37
38#ifndef _TYPEDEF__
39#define _TYPEDEF__
40
41//! \ingroup TLibCommon
42//! \{
43/////////////////////////////////////////////////////////////////////////////////////////
44///////////////////////////////// EXTENSION SELECTION /////////////////////////////////// 
45/////////////////////////////////////////////////////////////////////////////////////////
46
47/* HEVC_EXT might be defined by compiler/makefile options.
48   
49   Linux makefiles support the following settings:   
50   make             -> HEVC_EXT not defined   
51   make HEVC_EXT=0  -> H_MV=0 H_3D=0   --> plain HM
52   make HEVC_EXT=1  -> H_MV=1 H_3D=0   --> MV only
53   make HEVC_EXT=2  -> H_MV=1 H_3D=1   --> full 3D
54*/
55
56#ifndef HEVC_EXT
57#define HEVC_EXT                    2
58#endif
59
60#if ( HEVC_EXT < 0 )||( HEVC_EXT > 2 )
61#error HEVC_EXT must be in the range of 0 to 2, inclusive.
62#endif
63
64#define H_MV          ( HEVC_EXT != 0)
65#define H_3D          ( HEVC_EXT == 2)
66
67#define NTT_BUG_FIX_TK54    1
68
69
70/////////////////////////////////////////////////////////////////////////////////////////
71///////////////////////////////////   MAJOR DEFINES   /////////////////////////////////// 
72/////////////////////////////////////////////////////////////////////////////////////////
73
74#if H_MV
75#define H_MV_ENC_DEC_TRAC                 1  //< CU/PU level tracking
76#endif
77
78#if H_3D
79#define H_3D_QTLPC                        1   // OL_QTLIMIT_PREDCODING_B0068 //JCT3V-B0068
80                                              // HHI_QTLPC_RAU_OFF_C0160 JCT3V-C0160 change 2: quadtree limitation and predictive coding switched off in random access units
81                                              // MTK_TEX_DEP_PAR_G0055 Texture-partition-dependent depth partition. JCT3V-G0055
82
83#define H_3D_VSO                          1   // VSO, View synthesis optimization, includes:
84                                              // HHI_VSO
85                                              // HHI_VSO_LS_TABLE_M23714 enable table base Lagrange multiplier optimization
86                                              // SAIT_VSO_EST_A0033, JCT3V-A0033 modification 3
87                                              // LGE_WVSO_A0119
88                                              // SCU_HS_VSD_BUGFIX_IMPROV_G0163
89#define H_3D_NBDV                         1   // Neighboring block disparity derivation
90                                              // QC_JCT3V-A0097
91                                              // LGE_DVMCP_A0126
92                                              // LGE_DVMCP_MEM_REDUCTION_B0135     
93                                              // QC_SIMPLE_NBDV_B0047
94                                              // FIX_LGE_DVMCP_B0133
95                                              // QC_NBDV_LDB_FIX_C0055
96                                              // MTK_SAIT_TEMPORAL_FIRST_ORDER_C0141_C0097
97                                              // MTK_SIMPLIFY_DVTC_C0135           
98                                              // QC_CU_NBDV_D0181
99                                              // SEC_DEFAULT_DV_D0112
100                                              // MTK_DVMCP_FIX_E0172       fix the mismatch between software and WD for DV derivation from DVMCP blocks, issue 2 in JCT3V-E0172
101                                              // SEC_SIMPLIFIED_NBDV_E0142 Simplified NBDV, JCT3V-E0142 and JCT3V-E0190
102                                              // MTK_NBDV_TN_FIX_E0172     fix the issue of DV derivation from the temporal neighboring blocks, issue 7 in JCT3V-E0172
103                                              // MTK_TEXTURE_MRGCAND_BUGFIX_E0182  Bug fix for TEXTURE MERGING CANDIDATE     , JCT3V-E0182
104#define H_3D_ARP                          1   // Advanced residual prediction (ARP), JCT3V-D0177
105                                              // QC_MTK_INTERVIEW_ARP_F0123_F0108 JCT3V-F0123; JCT3V-F0108
106                                              // SHARP_ARP_REF_CHECK_F0105        ARP reference picture selection and DPB check
107                                              // LGE_ARP_CTX_F0161                JCT3V-F0161
108                                              // MTK_ARP_FLAG_CABAC_SIMP_G0061 Use 2 context for ARP flag referring to only left neighbor block in JCT3V-G0061
109                                              // MTK_ARP_REF_SELECTION_G0053 ARP Reference picture selection in JCT3V-G0053
110#define MTK_ALIGN_SW_WD_BI_PRED_ARP_H0085 1   // Align the SW and WD for the bi-prediction ARP PUs by disallowing non-normative fast bi-prediction for ARP PUs, JCT3V-H0085
111
112#define H_3D_IC                           1   // Illumination Compensation, JCT3V-B0045, JCT3V-C0046, JCT3V-D0060
113                                              // Unifying rounding offset, for IC part, JCT3V-D0135
114                                              // Full Pel Interpolation for Depth, HHI_FULL_PEL_DEPTH_MAP_MV_ACC
115                                              // SHARP_ILLUCOMP_REFINE_E0046
116                                              // MTK_CLIPPING_ALIGN_IC_E0168       // To support simplify bi-prediction PU with identical motion checking, JCT3V-E0168
117                                              // LGE_IC_CTX_F0160 //JCT3V-F0160
118                                              // SEC_ONLY_TEXTURE_IC_F0151
119                                              // MTK_IC_FLAG_CABAC_SIMP_G0061
120                                              // SEC_IC_ARP_SIG_G0072, Disabling IC when ARP is enabled, option 1 in JCT3V-G0072, part 2 in JCT3V-G0121
121
122#define MTK_LOW_LATENCY_IC_ENCODING_H0086   1 // Low-latency IC encoding in JCT3V-H0086
123#if MTK_LOW_LATENCY_IC_ENCODING_H0086
124#define MTK_LOW_LATENCY_IC_ENCODING_THRESHOLD_H0086    0.1 // Threshold for low-latency IC encoding in JCT3V-H0086
125#endif
126
127#if H_3D_NBDV
128#define H_3D_NBDV_REF                     1   // Depth oriented neighboring block disparity derivation
129                                              // MTK_D0156
130                                              // MERL_D0166: Reference view selection in NBDV & Bi-VSP
131                                              // MERL_C0152: Basic VSP
132                                              // NBDV_DEFAULT_VIEWIDX_BUGFIX Bug fix for invalid default view index for NBDV
133                                              // NTT_DoNBDV_VECTOR_CLIP_E0141 disparity vector clipping in DoNBDV, JCT3V-E0141 and JCT3V-E0209
134#endif
135
136#define H_3D_VSP                          1   // View synthesis prediction
137                                              // MERL_C0152: Basic VSP
138                                              // MERL_D0166: Reference view selection in NBDV & Bi-VSP
139                                              // MTK_D0105, LG_D0139: No VSP for depth
140                                              // QC_D0191: Clean up
141                                              // LG_D0092: Multiple VSP candidate allowed
142                                              // MTK_VSP_FIX_ALIGN_WD_E0172
143                                              // NTT_VSP_ADAPTIVE_SPLIT_E0207 adaptive sub-PU partitioning in VSP, JCT3V-E0207
144                                              // NTT_VSP_DC_BUGFIX_E0208 bugfix for sub-PU based DC in VSP, JCT3V-E0208
145                                              // NTT_VSP_COMMON_E0207_E0208 common part of JCT3V-E0207 and JCT3V-E0208
146                                              // MTK_F0109_LG_F0120_VSP_BLOCK MTK_LG_SIMPLIFY_VSP_BLOCK_PARTITION_F0109_F0120 
147                                              // SHARP_VSP_BLOCK_IN_AMP_F0102 VSP partitioning for AMP
148                                              // MTK_VSP_SIMPLIFICATION_F0111 1. Inherited VSP also use NBDV of current CU, 2. VSP cannot be inherited from above LCU rowss
149                                              // LGE_SHARP_VSP_INHERIT_F0104
150                                              // NTT_STORE_SPDV_VSP_G0148 Storing Sub-PU based DV for VSP
151                                              // Restricted bi-prediction for VSP
152
153#define H_3D_IV_MERGE                     1   // Inter-view motion merge candidate
154                                              // HHI_INTER_VIEW_MOTION_PRED
155                                              // SAIT_IMPROV_MOTION_PRED_M24829, improved inter-view motion vector prediction
156                                              // QC_MRG_CANS_B0048             , JCT3V-B0048, B0086, B0069
157                                              // OL_DISMV_POS_B0069            , different pos for disparity MV candidate, B0069
158                                              // MTK_INTERVIEW_MERGE_A0049     , second part
159                                              // QC_AMVP_MRG_UNIFY_IVCAN_C0051     
160                                              // TEXTURE MERGING CANDIDATE     , JCT3V-C0137
161                                              // QC_INRIA_MTK_MRG_E0126
162                                              // ETRIKHU_MERGE_REUSE_F0093 QC_DEPTH_IV_MRG_F0125, JCT3V-F0125: Depth oriented Inter-view MV candidate
163                                              // EC_MPI_ENABLING_MERGE_F0150, MPI flag in VPS and enabling in Merge mode
164                                              // MTK_NBDV_IVREF_FIX_G0067      , Disable IvMC, VSP when IVREF is not available, JCT3V-G0067
165                                              // SEC_DEPTH_DV_DERIVAITON_G0074, Simplification of DV derivation for depth, JCT3V-G0074
166                                              // QC_DEPTH_MERGE_SIMP_G0127 Remove DV candidate and shifting candidate for depth coding
167
168#define SEC_ADAPT_DISABLE_IVMP            1   // Disalbing IVMP merge candidates when IC is enabled, JCT3V-H0070
169
170#define H_3D_TMVP                         1   // QC_TMVP_C0047
171                                              // Sony_M23639
172
173#define H_3D_DIM                          1   // DIM, Depth intra modes, includes:
174                                              // HHI_DMM_WEDGE_INTRA
175                                              // HHI_DMM_PRED_TEX
176                                              // FIX_WEDGE_NOFLOAT_D0036
177                                              // LGE_EDGE_INTRA_A0070
178                                              // LGE_DMM3_SIMP_C0044
179                                              // QC_DC_PREDICTOR_D0183
180                                              // HHI_DELTADC_DLT_D0035
181                                              // PKU_QC_DEPTH_INTRA_UNI_D0195
182                                              // RWTH_SDC_DLT_B0036
183                                              // INTEL_SDC64_D0193
184                                              // RWTH_SDC_CTX_SIMPL_D0032
185                                              // LGE_CONCATENATE_D0141
186                                              // FIX_SDC_ENC_RD_WVSO_D0163
187                                              // MTK_SAMPLE_BASED_SDC_D0110
188                                              // SEC_DMM2_E0146_HHIFIX Removal of DMM2 from DMMs
189                                              // ZJU_DEPTH_INTRA_MODE_E0204 Simplified Binarization for depth_intra_mode
190                                              // KWU_SDC_SIMPLE_DC_E0117 Simplified DC calculation for SDC
191                                              // SCU_HS_DMM4_REMOVE_DIV_E0242 DMM4 Division Removal
192                                              // LGE_SDC_REMOVE_DC_E0158 Removal of DC mode from SDC
193                                              // LGE_PKU_DMM3_OVERLAP_E0159_HHIFIX 1   Removal of overlap between DMM3 and DMM1
194                                              // LGE_PRED_RES_CODING_DLT_DOMAIN_F0159 JCT3V-F0159
195                                              // HHI_DIM_PREDSAMP_FIX_F0171
196                                              // SEC_DMM3_RBC_F0147 Removal of DMM3 and RBC from DMMs
197                                              // QC_DIM_DELTADC_UNIFY_F0132 Unify delta DC coding in depth intra modes
198                                              // Unify intra SDC and inter SDC
199                                              // QC_GENERIC_SDC_G0122 Generalize SDC to all depth intra modes
200                                              // SCU_HS_DEPTH_DC_PRED_G0143
201                                              // HS_TSINGHUA_SDC_SPLIT_G0111
202                                              // QC_PKU_SDC_SPLIT_G0123 Intra SDC Split
203#define MTK_DELTA_DC_FLAG_ONE_CONTEXT_H0084_H0100_H0113     1 // Use only one context for CABAC of delta_dc_flag as in JCTVC-H0084, JCTVC-H0100 and JCTVC-H0113
204#define MTK_SDC_FLAG_FIX_H0095            1   // Remove conditional check of PCM flag based on SDC flag, JCTVC-H0095
205
206
207#define MTK_DMM_SIMP_CODE_H0092           1   // Remove CABAC context for DMM1 mode coding
208
209#define H_3D_INTER_SDC                    1   // INTER SDC, Inter simplified depth coding
210                                              // LGE_INTER_SDC_E0156 Enable inter SDC for depth coding
211                                              // SEC_INTER_SDC_G0101 Improved inter SDC with multiple DC candidates
212
213#define H_3D_SPIVMP                       1   // H_3D_SPIVMP    // JCT3V-F0110: Sub-PU level inter-view motion prediction
214                                              // SEC_SPIVMP_MCP_SIZE_G0077, Apply SPIVMP only to 2Nx2N partition, JCT3V-G0077
215                                              // QC_SPIVMP_MPI_G0119 Sub-PU level MPI merge candidate
216                                              // Simplification on Sub-PU level temporal interview motion prediction
217
218
219#define H_3D_DBBP                         1   // DBBP: Depth-based Block Partitioning and Merging
220
221#define H_3D_DDD                          1   // Disparity derived depth coding
222
223#define H_3D_FCO                          0   // Flexible coding order for 3D
224
225
226
227// OTHERS
228                                              // MTK_SONY_PROGRESSIVE_MV_COMPRESSION_E0170 // Progressive MV Compression, JCT3V-E0170
229#define H_3D_REN_MAX_DEV_OUT              0   // Output maximal possible shift deviation
230#define H_3D_FAST_TEXTURE_ENCODING        1   // Fast merge mode decision and early CU determination for texture component of dependent view, JCT3V-E0173
231                                              // MTK_FAST_TEXTURE_ENCODING_E0173
232#define QC_IV_PRED_CONSTRAINT_H0137       1   // Constraint on inter-view (motion) prediction tools
233#if H_3D_DIM
234#define H_3D_FAST_DEPTH_INTRA             1   // Fast DMM and RBC Mode Selection
235                                              // SCU_HS_FAST_DEPTH_INTRA_E0238_HHIFIX
236#endif
237
238#define ETRIKHU_BUGFIX_H0083              1   // bug-fix for DV candidate pruning
239#define ETRIKHU_CLEANUP_H0083             1   // cleaned-up source code for constructing merging candidate list
240#define ETRIKHU_CLEANUP_H0083_MISSING     1   // missing guard macros added by GT
241#define SHARP_SIMPLE_MERGE_H0062          1   // Restrict 3D-HEVC merge cand in small PUs
242#define MTK_DIS_SPBIP8X4_H0205            1   // Disable bi-prediction for 8x4 and 4x8 sub PU and remove the SPIVMP 2Nx2N restriction
243
244// Rate Control
245#define KWU_FIX_URQ                       1
246#define KWU_RC_VIEWRC_E0227               0  ///< JCT3V-E0227, view-wise target bitrate allocation
247#define KWU_RC_MADPRED_E0227              0  ///< JCT3V-E0227, inter-view MAD prediction
248
249#endif // H_3D
250
251
252
253/////////////////////////////////////////////////////////////////////////////////////////
254///////////////////////////////////   DERIVED DEFINES /////////////////////////////////// 
255/////////////////////////////////////////////////////////////////////////////////////////
256
257///// ***** VIEW SYNTHESIS OPTIMIZAION *********
258#if H_3D_VSO                                 
259#define H_3D_VSO_DIST_INT                 1   // Allow negative synthesized view distortion change
260#define H_3D_VSO_COLOR_PLANES             1   // Compute VSO distortion on color planes
261#define H_3D_VSO_EARLY_SKIP               1   // LGE_VSO_EARLY_SKIP_A0093, A0093 modification 4
262#define H_3D_VSO_RM_ASSERTIONS            0   // Output VSO assertions
263#define H_3D_VSO_SYNTH_DIST_OUT           0   // Output of synthesized view distortion instead of depth distortion in encoder output
264#define H_3D_VSO_FIX                      0   // This fix should be enabled after verification
265#endif
266
267////   ****** NEIGHBOURING BLOCK-BASED DISPARITY VECTOR  *********
268#if H_3D_NBDV
269#define DVFROM_LEFT                       0
270#define DVFROM_ABOVE                      1
271#define IDV_CANDS                         2
272#define SEC_VER_DONBDV_H0103              1   // Vertical DV Restriction for DoNBDV
273#endif
274
275///// ***** ADVANCED INTERVIEW RESIDUAL PREDICTION *********
276#if H_3D_ARP
277#define H_3D_ARP_WFNR                     3
278#endif
279
280///// ***** DEPTH INTRA MODES *********
281#if H_3D_DIM
282#define H_3D_DIM_DMM                      1   // Depth Modeling Modes
283#define H_3D_DIM_SDC                      1   // Simplified Depth Coding method
284#define H_3D_DIM_DLT                      1   // Depth Lookup Table
285
286#define HS_DMM_SDC_PREDICTOR_UNIFY_H0108  1   // Unification of DMM and SDC predictor derivation
287#define LGE_SIMP_DIM_NOT_PRESENT_FLAG_CODING_H0119_H0135  1 // Use only one context for CABAC of dim_not_present_flag
288#define QC_SIMP_DELTADC_CODING_H0131      1   // Simplify detaDC entropy coding
289#if H_3D_DIM_DLT
290#define H_3D_DELTA_DLT                    1
291#define SEC_NO_RESI_DLT_H0105             1
292#define MTK_DLT_CODING_FIX_H0091          1
293#endif
294#define H_3D_DIM_ENC                      1   // Depth Intra encoder optimizations, includes:
295                                              // HHI_DEPTH_INTRA_SEARCH_RAU_C0160
296                                              // LG_ZEROINTRADEPTHRESI_A0087
297#endif
298///// ***** VIEW SYNTHESIS PREDICTION *********
299#if H_3D_VSP
300#define H_3D_VSP_BLOCKSIZE                4   // Supported values: 1, 2, and 4
301#if H_3D_VSP_BLOCKSIZE == 1
302#define H_3D_VSP_CONSTRAINED              1   // Constrained VSP @ 1x1
303#else
304#define H_3D_VSP_CONSTRAINED              0
305#endif
306#endif
307
308
309///// ***** ILLUMATION COMPENSATION *********
310#if H_3D_IC
311#define IC_REG_COST_SHIFT                 7
312#define IC_CONST_SHIFT                    5
313#define IC_SHIFT_DIFF                     12
314#endif
315
316
317///// ***** DEPTH BASED BLOCK PARTITIONING *********
318#if H_3D_DBBP
319#define DBBP_INVALID_SHORT                (-4)
320#define RWTH_DBBP_PACK_MODE               SIZE_2NxN
321#define MTK_DBBP_AMP_REM_H0072                 1
322#define RWTH_DBBP_NO_SPU_H0057                 1
323#define SEC_DBBP_FILTERING_H0104               1
324#define MTK_DBBP_SIGNALING_H0094               1   
325#endif
326
327
328///// ***** FCO *********
329#if H_3D_FCO
330#define H_3D_FCO_VSP_DONBDV_E0163               1   // Adaptive depth reference for flexible coding order
331#else
332#define H_3D_FCO_VSP_DONBDV_E0163               0   // Adaptive depth reference for flexible coding order
333#endif
334
335#if H_3D
336#define PPS_FIX_DEPTH                           1
337#endif
338
339/////////////////////////////////////////////////////////////////////////////////////////
340///////////////////////////////////   TBD                  //////////////////////////////
341/////////////////////////////////////////////////////////////////////////////////////////
342
343// #define H_MV_HLS_7_POC_P0041_3            0 // (POC/P0041/POC reset) #3 It was remarked that we should require each non-IRAP picture that has discardable_flag equal to 1 to have NUT value indicating that it is a sub-layer non-reference picture. This was agreed. Decision: Adopt (with constraint for discardable_flag as described above)
344// #define H_MV_HLS_7_POC_P0041_FIXES        0 // (POC/P0041/Fixes) For each non-IRAP picture that has discardable_flag equal to 1 to have NUT value indicating that it is a sub-layer non-reference picture.
345// #define H_MV_HLS_7_POC_P0056_4            0 // (POC/P0056/layer tree poc) #4 Proposal 1: If the POC reset approach is adopted as the basis for multi-layer POC derivation, it is proposed to derive the POC anchor picture from the previous TID0 picture (that is not a RASL picture, a RADL picture or a sub-layer non-reference picture and not with discardable_flag equal to 1) of  the current layer or any of its reference layer. This is asserted to improve loss resilience and reduce bit rate overhead. Decision: Adopt Proposal 1 (with the suggested modifications Ewith text provided as P0297).
346
347// #define H_MV_HLS_7_SEI_P0133_28           0 // (SEI/P0133/Recovery point SEI) #28 Decision: Adopt change to recover point semantics only (-v3)
348// #define H_MV_HLS_7_SEI_P0123_25           0 // (SEI/P0123/Alpha channel info) #25 Add alpha channel information SEI message Decision: Adopt. Constrain the bit depth indicated to be equal to the coded bit depth of the aux picture.
349
350// #define H_MV_HLS_7_HRD_P0138_6            0 // (HRD/P0138/HRD parameters for bitstreams excluding) #6 Decision: Adopt (as revised in updated contribution, with the specification of a flag in the BP SEI (HRD/P0192/sub-DPB) #12 Establish sub-DPBs based on the representation format indicated at the VPS level. It was suggested that the expressed shared capacity limit would need to be less than or equal to the sum of the individual capacity limits. Decision: Adopt as modified. Further study is encouraged on profile/level constraint selections.
351// #define H_MV_HLS_7_OTHER_P0187_1          0 // (OTHER/P0187/NoOutputOfPriorPicsFlag) #1 Inference of NoOutputOfPriorPicsFlag and proposes to take into account colour format and bit depth for the inference in addition to spatial resolution
352// #define H_MV_HLS_7_VPS_P0300_27           0 // Output part only. (VPS/P0300/alt output layer flag) #27 Change alt output layer flag to be signalled within the loop of output layer sets, from JCTVC-P0300-v2. Decision: Adopt.
353
354#define H_MV_HLS7_GEN                        0  // General changes (not tested)
355#define MPI_SUBPU_DEFAULT_MV_H0077_H0099_H0111_H0133    1
356
357
358/////////////////////////////////////////////////////////////////////////////////////////
359///////////////////////////////////   HM RELATED DEFINES ////////////////////////////////
360/////////////////////////////////////////////////////////////////////////////////////////
361#define BUGFIX_INTRAPERIOD 1
362#define SAO_ENCODE_ALLOW_USE_PREDEBLOCK 1
363
364#define FIX1172 1 ///< fix ticket #1172
365
366#define MAX_NUM_PICS_IN_SOP           1024
367
368#define MAX_NESTING_NUM_OPS         1024
369#define MAX_NESTING_NUM_LAYER       64
370
371#define MAX_VPS_NUM_HRD_PARAMETERS                1
372#define MAX_VPS_OP_SETS_PLUS1                     1024
373#if H_MV
374#define MAX_VPS_NUH_LAYER_ID_PLUS1  63
375#define MAX_NUM_SCALABILITY_TYPES   16
376#define ENC_CFG_CONSOUT_SPACE       29           
377#else
378#define MAX_VPS_NUH_RESERVED_ZERO_LAYER_ID_PLUS1  1
379#endif
380
381
382#define MAX_CPB_CNT                     32  ///< Upper bound of (cpb_cnt_minus1 + 1)
383#if H_MV
384#define MAX_NUM_LAYER_IDS               63
385#define MAX_NUM_LAYERS                  63
386#define MAX_VPS_PROFILE_TIER_LEVEL      64
387#define MAX_VPS_ADD_OUTPUT_LAYER_SETS   1024
388#define MAX_VPS_OUTPUTLAYER_SETS        ( MAX_VPS_ADD_OUTPUT_LAYER_SETS + MAX_VPS_OP_SETS_PLUS1 )
389#define  MAX_NUM_VIDEO_SIGNAL_INFO      16
390#define MAX_NUM_SCALED_REF_LAYERS       MAX_NUM_LAYERS-1
391#define MAX_NUM_BSP_HRD_PARAMETERS      100 ///< Maximum value is actually not specified
392#define MAX_NUM_BITSTREAM_PARTITIONS    100 ///< Maximum value is actually not specified
393#define MAX_NUM_BSP_SCHED_COMBINATION   100 ///< Maximum value is actually not specified
394#define MAX_SUB_STREAMS                 1024
395#else
396#define MAX_NUM_LAYER_IDS                64
397#endif
398
399#define COEF_REMAIN_BIN_REDUCTION        3 ///< indicates the level at which the VLC
400                                           ///< transitions from Golomb-Rice to TU+EG(k)
401
402#define CU_DQP_TU_CMAX 5                   ///< max number bins for truncated unary
403#define CU_DQP_EG_k 0                      ///< expgolomb order
404
405#define SBH_THRESHOLD                    4  ///< I0156: value of the fixed SBH controlling threshold
406 
407#define SEQUENCE_LEVEL_LOSSLESS           0  ///< H0530: used only for sequence or frame-level lossless coding
408
409#define DISABLING_CLIP_FOR_BIPREDME         1  ///< Ticket #175
410 
411#define C1FLAG_NUMBER               8 // maximum number of largerThan1 flag coded in one chunk :  16 in HM5
412#define C2FLAG_NUMBER               1 // maximum number of largerThan2 flag coded in one chunk:  16 in HM5
413#define SAO_ENCODING_CHOICE              1  ///< I0184: picture early termination
414#if SAO_ENCODING_CHOICE
415#define SAO_ENCODING_RATE                0.75
416#define SAO_ENCODING_CHOICE_CHROMA       1 ///< J0044: picture early termination Luma and Chroma are handled separately
417#if SAO_ENCODING_CHOICE_CHROMA
418#define SAO_ENCODING_RATE_CHROMA         0.5
419#endif
420#endif
421
422#define MAX_NUM_VPS                16
423#define MAX_NUM_SPS                16
424#define MAX_NUM_PPS                64
425
426#define RDOQ_CHROMA_LAMBDA          1   ///< F386: weighting of chroma for RDOQ
427
428#define MIN_SCAN_POS_CROSS          4
429
430#define FAST_BIT_EST                1   ///< G763: Table-based bit estimation for CABAC
431
432#define MLS_GRP_NUM                         64     ///< G644 : Max number of coefficient groups, max(16, 64)
433#define MLS_CG_SIZE                         4      ///< G644 : Coefficient group size of 4x4
434
435#define ADAPTIVE_QP_SELECTION               1      ///< G382: Adaptive reconstruction levels, non-normative part for adaptive QP selection
436#if ADAPTIVE_QP_SELECTION
437#define ARL_C_PRECISION                     7      ///< G382: 7-bit arithmetic precision
438#define LEVEL_RANGE                         30     ///< G382: max coefficient level in statistics collection
439#endif
440
441#define HHI_RQT_INTRA_SPEEDUP             1           ///< tests one best mode with full rqt
442#define HHI_RQT_INTRA_SPEEDUP_MOD         0           ///< tests two best modes with full rqt
443
444#if HHI_RQT_INTRA_SPEEDUP_MOD && !HHI_RQT_INTRA_SPEEDUP
445#error
446#endif
447
448#define VERBOSE_RATE 0 ///< Print additional rate information in encoder
449
450#define AMVP_DECIMATION_FACTOR            4
451
452#define SCAN_SET_SIZE                     16
453#define LOG2_SCAN_SET_SIZE                4
454
455#define FAST_UDI_MAX_RDMODE_NUM               35          ///< maximum number of RD comparison in fast-UDI estimation loop
456
457#define ZERO_MVD_EST                          0           ///< Zero Mvd Estimation in normal mode
458
459#define NUM_INTRA_MODE 36
460#if !REMOVE_LM_CHROMA
461#define LM_CHROMA_IDX  35
462#endif
463
464#define WRITE_BACK                      1           ///< Enable/disable the encoder to replace the deltaPOC and Used by current from the config file with the values derived by the refIdc parameter.
465#define AUTO_INTER_RPS                  1           ///< Enable/disable the automatic generation of refIdc from the deltaPOC and Used by current from the config file.
466#define PRINT_RPS_INFO                  0           ///< Enable/disable the printing of bits used to send the RPS.
467                                                    // using one nearest frame as reference frame, and the other frames are high quality (POC%4==0) frames (1+X)
468                                                    // this should be done with encoder only decision
469                                                    // but because of the absence of reference frame management, the related code was hard coded currently
470
471#define RVM_VCEGAM10_M 4
472
473#define PLANAR_IDX             0
474#define VER_IDX                26                    // index for intra VERTICAL   mode
475#define HOR_IDX                10                    // index for intra HORIZONTAL mode
476#define DC_IDX                 1                     // index for intra DC mode
477#define NUM_CHROMA_MODE        5                     // total number of chroma modes
478#define DM_CHROMA_IDX          36                    // chroma mode index for derived from luma intra mode
479
480
481#define FAST_UDI_USE_MPM 1
482
483#define RDO_WITHOUT_DQP_BITS              0           ///< Disable counting dQP bits in RDO-based mode decision
484
485#define FULL_NBIT 0 ///< When enabled, compute costs using full sample bitdepth.  When disabled, compute costs as if it is 8-bit source video.
486#if FULL_NBIT
487# define DISTORTION_PRECISION_ADJUSTMENT(x) 0
488#else
489# define DISTORTION_PRECISION_ADJUSTMENT(x) (x)
490#endif
491
492#define LOG2_MAX_NUM_COLUMNS_MINUS1        7
493#define LOG2_MAX_NUM_ROWS_MINUS1           7
494#define LOG2_MAX_COLUMN_WIDTH              13
495#define LOG2_MAX_ROW_HEIGHT                13
496
497#define MATRIX_MULT                             0   // Brute force matrix multiplication instead of partial butterfly
498
499#define REG_DCT 65535
500
501#define AMP_SAD                               1           ///< dedicated SAD functions for AMP
502#define AMP_ENC_SPEEDUP                       1           ///< encoder only speed-up by AMP mode skipping
503#if AMP_ENC_SPEEDUP
504#define AMP_MRG                               1           ///< encoder only force merge for AMP partition (no motion search for AMP)
505#endif
506
507#define CABAC_INIT_PRESENT_FLAG     1
508
509// ====================================================================================================================
510// Basic type redefinition
511// ====================================================================================================================
512
513typedef       void                Void;
514typedef       bool                Bool;
515
516#ifdef __arm__
517typedef       signed char         Char;
518#else
519typedef       char                Char;
520#endif
521typedef       unsigned char       UChar;
522typedef       short               Short;
523typedef       unsigned short      UShort;
524typedef       int                 Int;
525typedef       unsigned int        UInt;
526typedef       double              Double;
527typedef       float               Float;
528
529// ====================================================================================================================
530// 64-bit integer type
531// ====================================================================================================================
532
533#ifdef _MSC_VER
534typedef       __int64             Int64;
535
536#if _MSC_VER <= 1200 // MS VC6
537typedef       __int64             UInt64;   // MS VC6 does not support unsigned __int64 to double conversion
538#else
539typedef       unsigned __int64    UInt64;
540#endif
541
542#else
543
544typedef       long long           Int64;
545typedef       unsigned long long  UInt64;
546
547#endif
548
549// ====================================================================================================================
550// Type definition
551// ====================================================================================================================
552
553typedef       UChar           Pxl;        ///< 8-bit pixel type
554typedef       Short           Pel;        ///< 16-bit pixel type
555typedef       Int             TCoeff;     ///< transform coefficient
556
557#if H_3D_VSO
558// ====================================================================================================================
559// Define Distortion Types
560// ====================================================================================================================
561typedef       Int64           RMDist;     ///< renderer model distortion
562
563#if H_3D_VSO_DIST_INT
564typedef       Int64            Dist;       ///< RDO distortion
565typedef       Int64            Dist64; 
566#define       RDO_DIST_MIN     MIN_INT
567#define       RDO_DIST_MAX     MAX_INT
568#else
569typedef       UInt             Dist;       ///< RDO distortion
570typedef       UInt64           Dist; 
571#define       RDO_DIST_MIN     0
572#define       RDO_DIST_MAX     MAX_UINT
573#endif
574#endif
575/// parameters for adaptive loop filter
576class TComPicSym;
577
578// Slice / Slice segment encoding modes
579enum SliceConstraint
580{
581  NO_SLICES              = 0,          ///< don't use slices / slice segments
582  FIXED_NUMBER_OF_LCU    = 1,          ///< Limit maximum number of largest coding tree blocks in a slice / slice segments
583  FIXED_NUMBER_OF_BYTES  = 2,          ///< Limit maximum number of bytes in a slice / slice segment
584  FIXED_NUMBER_OF_TILES  = 3,          ///< slices / slice segments span an integer number of tiles
585};
586
587enum SAOComponentIdx
588{
589  SAO_Y =0,
590  SAO_Cb,
591  SAO_Cr,
592  NUM_SAO_COMPONENTS
593};
594
595enum SAOMode //mode
596{
597  SAO_MODE_OFF = 0,
598  SAO_MODE_NEW,
599  SAO_MODE_MERGE,
600  NUM_SAO_MODES
601};
602
603enum SAOModeMergeTypes
604{
605  SAO_MERGE_LEFT =0,
606  SAO_MERGE_ABOVE,
607  NUM_SAO_MERGE_TYPES
608};
609
610
611enum SAOModeNewTypes
612{
613  SAO_TYPE_START_EO =0,
614  SAO_TYPE_EO_0 = SAO_TYPE_START_EO,
615  SAO_TYPE_EO_90,
616  SAO_TYPE_EO_135,
617  SAO_TYPE_EO_45,
618
619  SAO_TYPE_START_BO,
620  SAO_TYPE_BO = SAO_TYPE_START_BO,
621
622  NUM_SAO_NEW_TYPES
623};
624#define NUM_SAO_EO_TYPES_LOG2 2
625
626enum SAOEOClasses
627{
628  SAO_CLASS_EO_FULL_VALLEY = 0,
629  SAO_CLASS_EO_HALF_VALLEY = 1,
630  SAO_CLASS_EO_PLAIN       = 2,
631  SAO_CLASS_EO_HALF_PEAK   = 3,
632  SAO_CLASS_EO_FULL_PEAK   = 4,
633  NUM_SAO_EO_CLASSES,
634};
635
636
637#define NUM_SAO_BO_CLASSES_LOG2  5
638enum SAOBOClasses
639{
640  //SAO_CLASS_BO_BAND0 = 0,
641  //SAO_CLASS_BO_BAND1,
642  //SAO_CLASS_BO_BAND2,
643  //...
644  //SAO_CLASS_BO_BAND31,
645
646  NUM_SAO_BO_CLASSES = (1<<NUM_SAO_BO_CLASSES_LOG2),
647};
648#define MAX_NUM_SAO_CLASSES  32  //(NUM_SAO_EO_GROUPS > NUM_SAO_BO_GROUPS)?NUM_SAO_EO_GROUPS:NUM_SAO_BO_GROUPS
649
650struct SAOOffset
651{
652  Int modeIdc; //NEW, MERGE, OFF
653  Int typeIdc; //NEW: EO_0, EO_90, EO_135, EO_45, BO. MERGE: left, above
654  Int typeAuxInfo; //BO: starting band index
655  Int offset[MAX_NUM_SAO_CLASSES];
656
657  SAOOffset();
658  ~SAOOffset();
659  Void reset();
660
661  const SAOOffset& operator= (const SAOOffset& src);
662};
663
664struct SAOBlkParam
665{
666
667  SAOBlkParam();
668  ~SAOBlkParam();
669  Void reset();
670  const SAOBlkParam& operator= (const SAOBlkParam& src);
671  SAOOffset& operator[](Int compIdx){ return offsetParam[compIdx];}
672private:
673  SAOOffset offsetParam[NUM_SAO_COMPONENTS];
674
675};
676
677/// parameters for deblocking filter
678typedef struct _LFCUParam
679{
680  Bool bInternalEdge;                     ///< indicates internal edge
681  Bool bLeftEdge;                         ///< indicates left edge
682  Bool bTopEdge;                          ///< indicates top edge
683} LFCUParam;
684
685// ====================================================================================================================
686// Enumeration
687// ====================================================================================================================
688
689/// supported slice type
690enum SliceType
691{
692  B_SLICE,
693  P_SLICE,
694  I_SLICE
695};
696
697/// chroma formats (according to semantics of chroma_format_idc)
698enum ChromaFormat
699{
700  CHROMA_400  = 0,
701  CHROMA_420  = 1,
702  CHROMA_422  = 2,
703  CHROMA_444  = 3
704};
705
706/// supported partition shape
707enum PartSize
708{
709  SIZE_2Nx2N,           ///< symmetric motion partition,  2Nx2N
710  SIZE_2NxN,            ///< symmetric motion partition,  2Nx N
711  SIZE_Nx2N,            ///< symmetric motion partition,   Nx2N
712  SIZE_NxN,             ///< symmetric motion partition,   Nx N
713  SIZE_2NxnU,           ///< asymmetric motion partition, 2Nx( N/2) + 2Nx(3N/2)
714  SIZE_2NxnD,           ///< asymmetric motion partition, 2Nx(3N/2) + 2Nx( N/2)
715  SIZE_nLx2N,           ///< asymmetric motion partition, ( N/2)x2N + (3N/2)x2N
716  SIZE_nRx2N,           ///< asymmetric motion partition, (3N/2)x2N + ( N/2)x2N
717  SIZE_NONE = 15
718};
719
720/// supported prediction type
721enum PredMode
722{
723  MODE_INTER,           ///< inter-prediction mode
724  MODE_INTRA,           ///< intra-prediction mode
725  MODE_NONE = 15
726};
727
728/// texture component type
729enum TextType
730{
731  TEXT_LUMA,            ///< luma
732  TEXT_CHROMA,          ///< chroma (U+V)
733  TEXT_CHROMA_U,        ///< chroma U
734  TEXT_CHROMA_V,        ///< chroma V
735  TEXT_ALL,             ///< Y+U+V
736  TEXT_NONE = 15
737};
738
739/// reference list index
740enum RefPicList
741{
742  REF_PIC_LIST_0 = 0,   ///< reference list 0
743  REF_PIC_LIST_1 = 1,   ///< reference list 1
744  REF_PIC_LIST_X = 100  ///< special mark
745};
746
747/// distortion function index
748enum DFunc
749{
750  DF_DEFAULT  = 0,
751  DF_SSE      = 1,      ///< general size SSE
752  DF_SSE4     = 2,      ///<   4xM SSE
753  DF_SSE8     = 3,      ///<   8xM SSE
754  DF_SSE16    = 4,      ///<  16xM SSE
755  DF_SSE32    = 5,      ///<  32xM SSE
756  DF_SSE64    = 6,      ///<  64xM SSE
757  DF_SSE16N   = 7,      ///< 16NxM SSE
758 
759  DF_SAD      = 8,      ///< general size SAD
760  DF_SAD4     = 9,      ///<   4xM SAD
761  DF_SAD8     = 10,     ///<   8xM SAD
762  DF_SAD16    = 11,     ///<  16xM SAD
763  DF_SAD32    = 12,     ///<  32xM SAD
764  DF_SAD64    = 13,     ///<  64xM SAD
765  DF_SAD16N   = 14,     ///< 16NxM SAD
766 
767  DF_SADS     = 15,     ///< general size SAD with step
768  DF_SADS4    = 16,     ///<   4xM SAD with step
769  DF_SADS8    = 17,     ///<   8xM SAD with step
770  DF_SADS16   = 18,     ///<  16xM SAD with step
771  DF_SADS32   = 19,     ///<  32xM SAD with step
772  DF_SADS64   = 20,     ///<  64xM SAD with step
773  DF_SADS16N  = 21,     ///< 16NxM SAD with step
774 
775  DF_HADS     = 22,     ///< general size Hadamard with step
776  DF_HADS4    = 23,     ///<   4xM HAD with step
777  DF_HADS8    = 24,     ///<   8xM HAD with step
778  DF_HADS16   = 25,     ///<  16xM HAD with step
779  DF_HADS32   = 26,     ///<  32xM HAD with step
780  DF_HADS64   = 27,     ///<  64xM HAD with step
781  DF_HADS16N  = 28,     ///< 16NxM HAD with step
782#if H_3D_VSO
783  DF_VSD      = 29,      ///< general size VSD
784  DF_VSD4     = 30,      ///<   4xM VSD
785  DF_VSD8     = 31,      ///<   8xM VSD
786  DF_VSD16    = 32,      ///<  16xM VSD
787  DF_VSD32    = 33,      ///<  32xM VSD
788  DF_VSD64    = 34,      ///<  64xM VSD
789  DF_VSD16N   = 35,      ///< 16NxM VSD
790#endif
791
792#if AMP_SAD
793  DF_SAD12    = 43,
794  DF_SAD24    = 44,
795  DF_SAD48    = 45,
796
797  DF_SADS12   = 46,
798  DF_SADS24   = 47,
799  DF_SADS48   = 48,
800
801  DF_SSE_FRAME = 50     ///< Frame-based SSE
802#else
803  DF_SSE_FRAME = 33     ///< Frame-based SSE
804#endif
805};
806
807/// index for SBAC based RD optimization
808enum CI_IDX
809{
810  CI_CURR_BEST = 0,     ///< best mode index
811  CI_NEXT_BEST,         ///< next best index
812  CI_TEMP_BEST,         ///< temporal index
813  CI_CHROMA_INTRA,      ///< chroma intra index
814  CI_QT_TRAFO_TEST,
815  CI_QT_TRAFO_ROOT,
816  CI_NUM,               ///< total number
817};
818
819/// motion vector predictor direction used in AMVP
820enum MVP_DIR
821{
822  MD_LEFT = 0,          ///< MVP of left block
823  MD_ABOVE,             ///< MVP of above block
824  MD_ABOVE_RIGHT,       ///< MVP of above right block
825  MD_BELOW_LEFT,        ///< MVP of below left block
826  MD_ABOVE_LEFT         ///< MVP of above left block
827};
828
829/// merging candidates
830#if ETRIKHU_CLEANUP_H0083
831enum DefaultMergCandOrder
832{
833  MRG_T = 0,            ///< MPI
834  MRG_D,                ///< DDD
835  MRG_IVMC,             ///< Temporal inter-view
836  MRG_A1,               ///< Left
837  MRG_B1,               ///< Above
838  MRG_B0,               ///< Above right
839  MRG_IVDC,             ///< Disparity inter-view
840  MRG_VSP,              ///< VSP
841  MRG_A0,               ///< Left bottom
842  MRG_B2,               ///< Above left
843  MRG_IVSHIFT,          ///< Shifted IVMC of Shifted IVDC. (These are mutually exclusive)
844  MRG_COL               ///< Temporal co-located
845};
846#endif
847
848/// coefficient scanning type used in ACS
849enum COEFF_SCAN_TYPE
850{
851  SCAN_DIAG = 0,         ///< up-right diagonal scan
852  SCAN_HOR,              ///< horizontal first scan
853  SCAN_VER               ///< vertical first scan
854};
855
856namespace Profile
857{
858  enum Name
859  {
860    NONE = 0,
861    MAIN = 1,
862    MAIN10 = 2,
863    MAINSTILLPICTURE = 3,
864#if H_MV
865    MAINSTEREO = 4,
866    MAINMULTIVIEW = 5,
867#if H_3D
868    MAIN3D = 6, 
869#endif
870#endif
871  };
872}
873
874namespace Level
875{
876  enum Tier
877  {
878    MAIN = 0,
879    HIGH = 1,
880  };
881
882  enum Name
883  {
884    NONE     = 0,
885    LEVEL1   = 30,
886    LEVEL2   = 60,
887    LEVEL2_1 = 63,
888    LEVEL3   = 90,
889    LEVEL3_1 = 93,
890    LEVEL4   = 120,
891    LEVEL4_1 = 123,
892    LEVEL5   = 150,
893    LEVEL5_1 = 153,
894    LEVEL5_2 = 156,
895    LEVEL6   = 180,
896    LEVEL6_1 = 183,
897    LEVEL6_2 = 186,
898  };
899}
900//! \}
901
902#if H_MV
903
904enum PpsExtensionTypes
905{
906  PPS_EX_T_MV      = 0,
907#if H_3D
908  PPS_EX_T_3D      = 3,
909#endif
910  PPS_EX_T_ESC     = 7,
911  PPS_EX_T_MAX_NUM = 8
912};
913
914//Below for sps, would be good if this could be aligned
915
916  enum PsExtensionTypes
917  {
918    PS_EX_T_MV   = 1,
919#if H_3D
920    PS_EX_T_3D   = 3,
921#endif
922    PS_EX_T_ESC  = 7,
923    PS_EX_T_MAX_NUM = 8
924  };
925
926/// scalability types
927  enum ScalabilityType
928  {
929#if H_3D
930    DEPTH_ID = 0,   
931#endif   
932    VIEW_ORDER_INDEX  = 1,
933  };
934#endif
935#if H_3D
936  // Renderer
937  enum BlenMod
938  {
939    BLEND_NONE  = -1,
940    BLEND_AVRG  = 0,
941    BLEND_LEFT  = 1,
942    BLEND_RIGHT = 2,
943    BLEND_GEN   =  3
944  };
945
946 
947  enum
948  {
949    VIEWPOS_INVALID = -1,
950    VIEWPOS_LEFT    = 0,
951    VIEWPOS_RIGHT   = 1,
952    VIEWPOS_MERGED  = 2
953  };
954
955#define Log2( n ) ( log((double)n) / log(2.0) ) // Ed.(GT): This is very very bad and should be fixed to used integer arithmetics ( see gCeilLog2 ) moreover it should not be defined in the tool macro section!
956#endif
957#endif
Note: See TracBrowser for help on using the repository browser.